marco.donato@tufts.edu | +1 (617) 627-2492 | https://www.ece.tufts.edu/~mdonato

#### RESEARCH INTERESTS

Methodologies for energy-efficient and reliable hardware architectures targeting emerging computing paradigms. Design of embedded non-volatile memory subsystems with applications to machine learning hardware accelerator SoCs. Modeling and analysis of intrinsic noise sources in nanoscale circuits.

#### **EDUCATION**

2016 Ph.D. in Electrical Sciences and Computer Engineering, Brown University, Providence, RI

<u>Thesis</u>: Noise Modeling and Simulation Frameworks for the Design of Subthreshold Ultimate CMOS Circuits

Faculty Advisor: Prof. R. Iris Bahar

2010 M.Sc. in Electrical Engineering, Università di Roma La Sapienza, Rome, Italy

**2008** B.Sc. in Electrical Engineering, Università di Roma La Sapienza, Rome, Italy

#### WORK EXPERIENCE

2020 – Assistant Professor in Electrical and Computer Engineering

School of Engineering, Tufts University, Medford, MA

**Assistant Professor in Computer Science (Secondary appointment)** 

School of Engineering, Tufts University, Medford, MA

2020 Research Associate in Electrical Engineering and Computer Science

School of Engineering and Applied Sciences, Harvard University, Cambridge, MA

2017-20 Postdoctoral Fellow in Electrical Engineering and Computer Science

School of Engineering and Applied Sciences, Harvard University, Cambridge, MA Faculty Mentors: Prof. Gu-Yeon Wei and Prof. David Brooks

2017-18 Lecturer in Electrical Engineering

School of Engineering and Applied Sciences, Harvard University, Cambridge, MA

2016-17 Postdoctoral Research Associate in Electrical Engineering

School of Engineering, Brown University, Providence, RI Faculty Mentor: Prof. R. Iris Bahar

### **PUBLICATIONS**

Z. Fu, A. Avaliani, **M. Donato**, "Energy-efficient Task Adaptation for NLP Edge Inference Leveraging Heterogeneous Memory Architectures", *arXiv:2303.16100* 

Z. Fu, A. Avaliani, **M. Donato**, "Heterogeneous Memory Architectures for Energy-efficient DNN Task Adaptation on Edge Devices", 14<sup>th</sup> Annual Non-Volatile Memories Workshop (NVMW)

- Z. Zhang, **M. Donato**, "An Analytical Model for Endurance, Write speed and Reliability Trade-offs in Embedded Non-volatile Memories" *14<sup>th</sup> Annual Non-Volatile Memories Workshop (NVMW)* (poster presentation)
- T. Tambe, E.Y. Yang, G.G. Ko, Y. Chai, C. Hooper, **M. Donato**, P.N. Whatmough, A.M. Rush, D. Brooks, G.Y. Wei, "A 16-nm SoC for Noise-Robust Speech and NLP Edge AI Inference With Bayesian Sound Source Separation and Attention-Based DNNs" *IEEE Journal of Solid-State Circuits (JSSC)*
- T. Tambe, C. Hooper, L. Pentecost, T. Jia, E.-Y. Yang, **M. Donato**, V. Sanh, P. Whatmough, A. Rush, D. Brooks, G.-Y. Wei, "Edgebert: Sentence-level energy optimizations for latency-aware multi-task NLP inference", in *Proceedings of the 54<sup>th</sup> Annual IEEE/ACM International Symposium on Microarchitecture* (MICRO)
  - S.K. Lee, P. Whatmough, **M. Donato**, G. Ko, D. Brooks, G-Y. Wei, "SMIV: A 16-nm 25-mm<sup>2</sup> SoC for IoT with Arm Cortex-A53, eFPGA, and Coherent Accelerators", *IEEE Journal of Solid-State Circuits (JSSC)*
  - L. Pentecost, A. Hankin, **M. Donato**, M. Hempstead, G-Y. Wei, D. Brooks, "NVMExplorer: A Framework for Cross-Stack Comparisons of Embedded Non-Volatile Memories", *arXiv:2109.01188*
  - M.M. Sharifi, L. Pentecost, R. Rajaei, A. Kazemi, Q. Lou, G-Y. Wei, D. Brooks, K. Ni, X. Hu, M. Niemier, **M. Donato**, "Application-driven Design Exploration for Dense Ferroelectric Embedded Non-volatile Memories", 2021 IEEE/ACM International Symposium on Low Power Electronics and Design (ISLPED)
  - T. Tambe, E-Y. Yang, G. Ko, Y. Chai, C. Hooper, **M. Donato**, P. Whatmough, A. Rush, D. Brooks, G-Y. Wei, "A 25mm<sup>2</sup> SoC for IoT Devices with 18ms Noise-Robust Speech-to-Text Latency via Bayesian Speech Denoising and Attention-Based Sequence-to-Sequence DNN Speech Recognition in 16nm FinFET", in 2021 IEEE International Solid-State Circuits Conference (ISSCC)
- T. Tambe, C. Hooper, L. Pentecost, E-Y. Yang, **M. Donato**, V. Sanh, A. Rush, D. Brooks, G-Y. Wei, "EdgeBERT: Optimizing On-Chip Inference for Multi-Task NLP", *arXiv*:2011.14203
  - G. Ko, Y. Chai, **M. Donato**, P. Whatmough, T. Tambe, R. Rutenbar, D. Brooks, G-Y. Wei, "A Scalable Bayesian Inference Accelerator for Unsupervised Learning" in 2020 IEEE HotChips 32 Symposium
  - G. Ko, Y. Chai, **M. Donato**, P. Whatmough, T. Tambe, R. Rutenbar, D. Brooks, G-Y. Wei, "A 3mm<sup>2</sup> Programmable Bayesian Inference Accelerator for Unsupervised Machine Perception using Parallel Gibbs Sampling in 16nm" in *IEEE Symposium on VLSI Circuits* (VLSIC)
  - E. Rezaei, **M. Donato**, W. Patterson, A. Zaslavsky, and R. I. Bahar, "Fundamental Thermal Limits on Data Retention in Low-Voltage CMOS Latches and SRAM" *IEEE Transactions on Device and Materials Reliability*
  - P. Whatmough. **M. Donato**, G. Ko, S.K. Lee, D. Brooks, and G-Y. Wei, "CHIPKIT: An agile, reusable open-source framework for rapid test chip development", *IEEE Micro*

- **M. Donato**, L. Pentecost, D. Brooks, and G-Y. Wei, "MEMTI: Optimizing on-chip non-volatile storage for visual multi-task inference at the edge", *IEEE Micro* 
  - L. Pentecost, **M. Donato**, B. Reagen, U. Gupta, S. Ma, G-Y. Wei, and D. Brooks, "MaxNVM: Maximizing DNN storage density and inference efficiency with sparse encoding and error mitigation" in *Proceedings of the 52<sup>nd</sup> Annual IEEE/ACM International Symposium on Microarchitecture* (MICRO)
  - S. Ma, **M. Donato**, S. K. Lee, D. Brooks, and G-Y. Wei, "Fully-CMOS multi-level embedded non-volatile memory devices with reliable long-term retention for efficient storage of neural network weights", *IEEE Electron Device Letters*
  - U. Gupta, B. Reagen, L. Pentecost, **M. Donato**, T. Tambe, A. Rush, G-Y. Wei, D. Brooks, "MASR: A modular accelerator for sparse RNNs", in *Proceedings of the 27th International Conference on Parallel Architectures and Compilation Techniques* (PACT) **Best Paper Nomination**
  - E. Rezaei, **M. Donato**, W. Patterson, A. Zaslavsky, and R. I. Bahar, "Thermal noise-induced error simulation framework for subthreshold CMOS SRAM" in *2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference* (S3S)
  - P. Whatmough, S. K. Lee, **M. Donato**, H. C. Hsueh, S. Xi, U. Gupta, L. Pentecost, G. Ko, D. Brooks, and G-Y. Wei, "A 16nm 25mm<sup>2</sup> SoC with a 54.5x flexibility-efficiency range from dual-core Arm Cortex-A53, to eFPGA, and cache-coherent accelerators" in *IEEE Symposium on VLSI Circuits* (VLSIC)
- **M. Donato**, B. Reagen, L. Pentecost, U. Gupta, D. Brooks, and G-Y. Wei, "On-chip deep neural network storage with multi-level eNVM" in *Proceedings of the 55<sup>th</sup> Annual Design Automation Conference* (DAC)
  - **M. Donato**, R. I. Bahar, W. R. Patterson, and A. Zaslavsky, "A sub-threshold noise transient simulator based on integrated random telegraph and thermal noise modeling" *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*
- **M. Donato**, R. I. Bahar, W. Patterson, and A. Zaslavsky, "A fast simulator for the analysis of subthreshold thermal noise transients" in *Proceedings of the 53<sup>rd</sup> Annual Design Automation Conference* (DAC)
  - X. Han, **M. Donato**, R. I. Bahar, W. Patterson, and A. Zaslavsky, "Design of error-resilient logic gates with reinforcement using implications" in *Proceedings of the 26<sup>th</sup> Edition on the Great Lakes Symposium on VLSI* (GLSVLSI)
- **M. Donato**, R. I. Bahar, W. Patterson, and A. Zaslavsky, "A simulation framework for analyzing transient effects due to thermal noise in sub-threshold circuits" in *Proceedings of the 25<sup>th</sup> Edition on Great Lakes Symposium on VLSI* (GLSVLSI)
- **M. Donato**, F. Cremona, W. Jin, R. I. Bahar, W. Patterson, A. Zaslavsky, and J. Mundy, "A noise-immune sub-threshold circuit design based on selective use of Schmitt-trigger logic" in *Proceedings of the 22<sup>nd</sup> Edition on Great Lakes Symposium on VLSI* (GLSVLSI)

- P. Jannaty, F. C. Sabou, S. T. Le, M. Donato, R. I. Bahar, W. Patterson, J. Mundy, and A. Zaslavsky, "Shot-noise-induced failure in nanoscale flip-flops Part I: Numerical framework" *IEEE Transactions* on Electron Devices
- P. Jannaty, F. C. Sabou, S. T. Le, M. Donato, R. I. Bahar, W. Patterson, J. Mundy, and A. Zaslavsky, "Shot-noise-induced failure in nanoscale flip-flops Part II: Failure rates in 10-nm ultimate CMOS" IEEE Transactions on Electron Device

# **PRESENTATIONS**

2016

| Tutorials     |                                                                                                                                                |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 2023          | NVMExplorer Tutorial Design, Automation and Test in Europe Conference (DATE)                                                                   |
| 2022          | NVMExplorer Tutorial International Symposium on Computer Architecture (ISCA)                                                                   |
| 2020          | CHIPKIT: 2nd Tutorial on Agile Research Test Chips International Symposium on Computer Architecture (ISCA)                                     |
| 2019          | CHIPKIT - Tutorial on Agile Research Test Chips International Symposium on Microarchitecture (MICRO), Columbus, OH                             |
| Invited Talks |                                                                                                                                                |
| 2023          | Agile Design of Heterogeneous System-on-Chip with CHIPKIT<br>University of Notre Dame, Notre Dame, IN                                          |
| 2021          | <b>Application-driven design space exploration for dense embedded non-volatile memories</b> Brown University, Providence, RI                   |
| 2019          | Optimizing non-volatile storage for energy-efficient inference at the edge University of Virginia, Charlottesville, VA                         |
| 2018          | ASCENT (Applications and Systems-driven Center for Energy-Efficient integrated Nano Technologies) Review University of Michigan, Ann Arbor, MI |
|               |                                                                                                                                                |

**Circuits** Johns Hopkins University, Baltimore, MD

Noise Modeling and Simulation Frameworks for the Design of Sub-threshold Ultimate CMOS

Co-design of Neural Network Weights and eNVM Encoding for On-Chip Storage

Harvard University, Cambridge, MA

Auburn University, Auburn, AL, USA

# Workshops

# 2016 Modeling, Simulation Frameworks and Noise-immune Design of Sub-threshold Ultimate CMOS Circuits

ACM/SIGDA Ph.D. Forum, Austin, TX

# 2015 A Fast Simulator for the Analysis of Sub-Threshold Thermal Noise Transients

8th IEEE/ACM Workshop on Variability Modeling and Characterization, Austin, TX

# 2011 A Synthesis Tool for Designing Noise-Immune Circuits via Selectively Reinforced Logic

SELSE-10, Stanford University, CA

# Designing, Fabricating, and Testing Noise Immune Circuits

Subthreshold Microelectronics Conference, MIT Lincoln Laboratory, Lexington, MA

#### **Noise-Tolerant Nanotransistor Circuitry**

Rhode Island Nanotechnology Showcase, Providence, RI

# Noise-Immune CMOS Circuits for Sub-Threshold Operation Using Schmitt-Trigger Logic

IEEE North Atlantic Test Workshop, Lowell, MA

# **TEACHING & ADVISING**

#### **Assistant Professor**

# Tufts University, Medford, MA

- EE 21 Electronics I w/ Labs, Undergraduate Level (Spring 2021, Spring 2022, Spring 2023)
- EE 94 Independent Study: Design of Energy-Efficient Computing Systems, Undergraduate Level (Spring 2021, Spring 2022)
- EE 194 Independent Study: System-on-Chip Design, Graduate Level (Spring 2022)
- EE 193 Special Topics: Emerging Memory Technologies, Graduate Level (Fall 2020, Fall 2021, Fall 2022)

#### Lecturer

#### Harvard University, Cambridge, MA

Circuits, Devices, and Transduction, Undergraduate Level (Fall 2018)

Electronic Devices and Circuits, Undergraduate Level (Fall 2017, Spring 2017)

# **Teaching Assistant**

#### Brown University, Providence, RI

Design of Computing Systems, Undergraduate Level (Spring 2011, Spring 2015)

Design and Implementation of VLSI Systems, Undergraduate level (Spring 2013 — Fall 2014)

Reconfigurable Computing, Graduate level (Fall 2014)

# **Student Advising**

#### **Current Ph.D. Students**

Zirui Fu (Fall 2021 – )

Zihan Zhang (Fall 2021 – )

### **Current Honors Thesis Students**

Teo Patrosio (2022-2023)

#### **Member of Thesis Committee**

Alex Hankin (Ph.D. 2022) Leyla Rami (B.S. 2022) Maziar Amiraski (Ph.D. expected 2023) Parnian Mokri (Ph.D. expected 2023)

#### FELLOWSHIPS & AWARDS

| 2015 | ACM Research Student Competition – Third Place                                   |
|------|----------------------------------------------------------------------------------|
|      | Brown University Doctoral Research Travel Grant                                  |
| 2014 | Brown University Joukowsky Summer Research Award                                 |
| 2012 | TiROP International Exchange Student Scholarship (Tokyo Institute of Technology) |
| 2011 | IEEE North Atlantic Test Workshop - Jake Karrafalt Best Student Paper Award      |

SRC JUMP Applications Driving Architecture Center - Best paper Q2

#### **Certifications**

2018

Center for Enhancement of Learning and Teaching, Tufts University, Medford, MA, USA CELT Faculty Fellow Seminar Series (Fall 2022)

The Harriet W. Sheridan Center for Teaching and Learning, Brown University, Providence, RI, USA Certificate I — Reflective Teaching in Higher Education (2014-2015)

#### **TUFTS UNIVERSITY SERVICE**

Bridge to Engineering Success at Tufts (BEST) Workshop (2021-2022)

Member of the Campus Planning & Development Committee (2022-present)

IEEE Research Panel (2021-2023)

Electrical and Computer Engineering Ph.D. Qualifying Exam Committee (2023)

Electrical and Computer Engineering Graduate Student Seminar Organizer (2022-present)

#### PROFESSIONAL SERVICE

# **Conference Organization:**

Design Contest Co-Chair, IEEE/ACM International Symposium on Low Power Electronics and Design (ISLPED) (2021, 2022)

#### **Technical Program Committee Experience**

International Conference on Computer Aided Design (ICCAD) (2018, 2019, 2020)

Design Automation Conference (DAC) (2020, 2021, 2022)

International Symposium on Low Power Electronics and Design (ISLPED) (2020, 2021)

International Conference on Very Large Scale Integration (VLSI-SoC) (2020)

tinyML Research Symposium (2023)

International Conference on Artificial Intelligence Circuits and Systems (AICAS) (2023)

# **Journal and Conference Review**

IEEE Transactions on Circuits and Systems I & II

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems

IEEE Computer Architecture Letters

IEEE Transactions on Very Large Scale Integration Systems

IEEE Transactions on Nanotechnology

IEEE Transactions on Mobile Computing

IEEE Design & Test

IEEE Transactions on Magnetics

Elsevier Integration: The VLSI Journal

IEEE International Symposium on Circuits and Systems (ISCAS)

Midwest Symposium on Circuits and Systems (MWCAS)

International Symposium on Computer Architecture (ISCA)